You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 
 
 
 

695 lines
18 KiB

  1. #!/usr/bin/env perl
  2. # ====================================================================
  3. # Written by Andy Polyakov <appro@openssl.org> for the OpenSSL
  4. # project. The module is, however, dual licensed under OpenSSL and
  5. # CRYPTOGAMS licenses depending on where you obtain it. For further
  6. # details see http://www.openssl.org/~appro/cryptogams/.
  7. # ====================================================================
  8. # January 2007.
  9. # Montgomery multiplication for ARMv4.
  10. #
  11. # Performance improvement naturally varies among CPU implementations
  12. # and compilers. The code was observed to provide +65-35% improvement
  13. # [depending on key length, less for longer keys] on ARM920T, and
  14. # +115-80% on Intel IXP425. This is compared to pre-bn_mul_mont code
  15. # base and compiler generated code with in-lined umull and even umlal
  16. # instructions. The latter means that this code didn't really have an
  17. # "advantage" of utilizing some "secret" instruction.
  18. #
  19. # The code is interoperable with Thumb ISA and is rather compact, less
  20. # than 1/2KB. Windows CE port would be trivial, as it's exclusively
  21. # about decorations, ABI and instruction syntax are identical.
  22. # November 2013
  23. #
  24. # Add NEON code path, which handles lengths divisible by 8. RSA/DSA
  25. # performance improvement on Cortex-A8 is ~45-100% depending on key
  26. # length, more for longer keys. On Cortex-A15 the span is ~10-105%.
  27. # On Snapdragon S4 improvement was measured to vary from ~70% to
  28. # incredible ~380%, yes, 4.8x faster, for RSA4096 sign. But this is
  29. # rather because original integer-only code seems to perform
  30. # suboptimally on S4. Situation on Cortex-A9 is unfortunately
  31. # different. It's being looked into, but the trouble is that
  32. # performance for vectors longer than 256 bits is actually couple
  33. # of percent worse than for integer-only code. The code is chosen
  34. # for execution on all NEON-capable processors, because gain on
  35. # others outweighs the marginal loss on Cortex-A9.
  36. $flavour = shift;
  37. if ($flavour=~/^\w[\w\-]*\.\w+$/) { $output=$flavour; undef $flavour; }
  38. else { while (($output=shift) && ($output!~/^\w[\w\-]*\.\w+$/)) {} }
  39. if ($flavour && $flavour ne "void") {
  40. $0 =~ m/(.*[\/\\])[^\/\\]+$/; $dir=$1;
  41. ( $xlate="${dir}arm-xlate.pl" and -f $xlate ) or
  42. ( $xlate="${dir}../../perlasm/arm-xlate.pl" and -f $xlate) or
  43. die "can't locate arm-xlate.pl";
  44. open STDOUT,"| \"$^X\" $xlate $flavour $output";
  45. } else {
  46. open STDOUT,">$output";
  47. }
  48. $num="r0"; # starts as num argument, but holds &tp[num-1]
  49. $ap="r1";
  50. $bp="r2"; $bi="r2"; $rp="r2";
  51. $np="r3";
  52. $tp="r4";
  53. $aj="r5";
  54. $nj="r6";
  55. $tj="r7";
  56. $n0="r8";
  57. ########### # r9 is reserved by ELF as platform specific, e.g. TLS pointer
  58. $alo="r10"; # sl, gcc uses it to keep @GOT
  59. $ahi="r11"; # fp
  60. $nlo="r12"; # ip
  61. ########### # r13 is stack pointer
  62. $nhi="r14"; # lr
  63. ########### # r15 is program counter
  64. #### argument block layout relative to &tp[num-1], a.k.a. $num
  65. $_rp="$num,#12*4";
  66. # ap permanently resides in r1
  67. $_bp="$num,#13*4";
  68. # np permanently resides in r3
  69. $_n0="$num,#14*4";
  70. $_num="$num,#15*4"; $_bpend=$_num;
  71. $code=<<___;
  72. #include <openssl/arm_arch.h>
  73. .text
  74. .code 32
  75. #if __ARM_MAX_ARCH__>=7
  76. .align 5
  77. .LOPENSSL_armcap:
  78. .word OPENSSL_armcap_P-.Lbn_mul_mont
  79. #endif
  80. .global bn_mul_mont
  81. .hidden bn_mul_mont
  82. .type bn_mul_mont,%function
  83. .align 5
  84. bn_mul_mont:
  85. .Lbn_mul_mont:
  86. ldr ip,[sp,#4] @ load num
  87. stmdb sp!,{r0,r2} @ sp points at argument block
  88. #if __ARM_MAX_ARCH__>=7
  89. tst ip,#7
  90. bne .Lialu
  91. adr r0,bn_mul_mont
  92. ldr r2,.LOPENSSL_armcap
  93. ldr r0,[r0,r2]
  94. #ifdef __APPLE__
  95. ldr r0,[r0]
  96. #endif
  97. tst r0,#1 @ NEON available?
  98. ldmia sp, {r0,r2}
  99. beq .Lialu
  100. add sp,sp,#8
  101. b bn_mul8x_mont_neon
  102. .align 4
  103. .Lialu:
  104. #endif
  105. cmp ip,#2
  106. mov $num,ip @ load num
  107. movlt r0,#0
  108. addlt sp,sp,#2*4
  109. blt .Labrt
  110. stmdb sp!,{r4-r12,lr} @ save 10 registers
  111. mov $num,$num,lsl#2 @ rescale $num for byte count
  112. sub sp,sp,$num @ alloca(4*num)
  113. sub sp,sp,#4 @ +extra dword
  114. sub $num,$num,#4 @ "num=num-1"
  115. add $tp,$bp,$num @ &bp[num-1]
  116. add $num,sp,$num @ $num to point at &tp[num-1]
  117. ldr $n0,[$_n0] @ &n0
  118. ldr $bi,[$bp] @ bp[0]
  119. ldr $aj,[$ap],#4 @ ap[0],ap++
  120. ldr $nj,[$np],#4 @ np[0],np++
  121. ldr $n0,[$n0] @ *n0
  122. str $tp,[$_bpend] @ save &bp[num]
  123. umull $alo,$ahi,$aj,$bi @ ap[0]*bp[0]
  124. str $n0,[$_n0] @ save n0 value
  125. mul $n0,$alo,$n0 @ "tp[0]"*n0
  126. mov $nlo,#0
  127. umlal $alo,$nlo,$nj,$n0 @ np[0]*n0+"t[0]"
  128. mov $tp,sp
  129. .L1st:
  130. ldr $aj,[$ap],#4 @ ap[j],ap++
  131. mov $alo,$ahi
  132. ldr $nj,[$np],#4 @ np[j],np++
  133. mov $ahi,#0
  134. umlal $alo,$ahi,$aj,$bi @ ap[j]*bp[0]
  135. mov $nhi,#0
  136. umlal $nlo,$nhi,$nj,$n0 @ np[j]*n0
  137. adds $nlo,$nlo,$alo
  138. str $nlo,[$tp],#4 @ tp[j-1]=,tp++
  139. adc $nlo,$nhi,#0
  140. cmp $tp,$num
  141. bne .L1st
  142. adds $nlo,$nlo,$ahi
  143. ldr $tp,[$_bp] @ restore bp
  144. mov $nhi,#0
  145. ldr $n0,[$_n0] @ restore n0
  146. adc $nhi,$nhi,#0
  147. str $nlo,[$num] @ tp[num-1]=
  148. str $nhi,[$num,#4] @ tp[num]=
  149. .Louter:
  150. sub $tj,$num,sp @ "original" $num-1 value
  151. sub $ap,$ap,$tj @ "rewind" ap to &ap[1]
  152. ldr $bi,[$tp,#4]! @ *(++bp)
  153. sub $np,$np,$tj @ "rewind" np to &np[1]
  154. ldr $aj,[$ap,#-4] @ ap[0]
  155. ldr $alo,[sp] @ tp[0]
  156. ldr $nj,[$np,#-4] @ np[0]
  157. ldr $tj,[sp,#4] @ tp[1]
  158. mov $ahi,#0
  159. umlal $alo,$ahi,$aj,$bi @ ap[0]*bp[i]+tp[0]
  160. str $tp,[$_bp] @ save bp
  161. mul $n0,$alo,$n0
  162. mov $nlo,#0
  163. umlal $alo,$nlo,$nj,$n0 @ np[0]*n0+"tp[0]"
  164. mov $tp,sp
  165. .Linner:
  166. ldr $aj,[$ap],#4 @ ap[j],ap++
  167. adds $alo,$ahi,$tj @ +=tp[j]
  168. ldr $nj,[$np],#4 @ np[j],np++
  169. mov $ahi,#0
  170. umlal $alo,$ahi,$aj,$bi @ ap[j]*bp[i]
  171. mov $nhi,#0
  172. umlal $nlo,$nhi,$nj,$n0 @ np[j]*n0
  173. adc $ahi,$ahi,#0
  174. ldr $tj,[$tp,#8] @ tp[j+1]
  175. adds $nlo,$nlo,$alo
  176. str $nlo,[$tp],#4 @ tp[j-1]=,tp++
  177. adc $nlo,$nhi,#0
  178. cmp $tp,$num
  179. bne .Linner
  180. adds $nlo,$nlo,$ahi
  181. mov $nhi,#0
  182. ldr $tp,[$_bp] @ restore bp
  183. adc $nhi,$nhi,#0
  184. ldr $n0,[$_n0] @ restore n0
  185. adds $nlo,$nlo,$tj
  186. ldr $tj,[$_bpend] @ restore &bp[num]
  187. adc $nhi,$nhi,#0
  188. str $nlo,[$num] @ tp[num-1]=
  189. str $nhi,[$num,#4] @ tp[num]=
  190. cmp $tp,$tj
  191. bne .Louter
  192. ldr $rp,[$_rp] @ pull rp
  193. add $num,$num,#4 @ $num to point at &tp[num]
  194. sub $aj,$num,sp @ "original" num value
  195. mov $tp,sp @ "rewind" $tp
  196. mov $ap,$tp @ "borrow" $ap
  197. sub $np,$np,$aj @ "rewind" $np to &np[0]
  198. subs $tj,$tj,$tj @ "clear" carry flag
  199. .Lsub: ldr $tj,[$tp],#4
  200. ldr $nj,[$np],#4
  201. sbcs $tj,$tj,$nj @ tp[j]-np[j]
  202. str $tj,[$rp],#4 @ rp[j]=
  203. teq $tp,$num @ preserve carry
  204. bne .Lsub
  205. sbcs $nhi,$nhi,#0 @ upmost carry
  206. mov $tp,sp @ "rewind" $tp
  207. sub $rp,$rp,$aj @ "rewind" $rp
  208. and $ap,$tp,$nhi
  209. bic $np,$rp,$nhi
  210. orr $ap,$ap,$np @ ap=borrow?tp:rp
  211. .Lcopy: ldr $tj,[$ap],#4 @ copy or in-place refresh
  212. str sp,[$tp],#4 @ zap tp
  213. str $tj,[$rp],#4
  214. cmp $tp,$num
  215. bne .Lcopy
  216. add sp,$num,#4 @ skip over tp[num+1]
  217. ldmia sp!,{r4-r12,lr} @ restore registers
  218. add sp,sp,#2*4 @ skip over {r0,r2}
  219. mov r0,#1
  220. .Labrt:
  221. #if __ARM_ARCH__>=5
  222. ret @ bx lr
  223. #else
  224. tst lr,#1
  225. moveq pc,lr @ be binary compatible with V4, yet
  226. bx lr @ interoperable with Thumb ISA:-)
  227. #endif
  228. .size bn_mul_mont,.-bn_mul_mont
  229. ___
  230. {
  231. sub Dlo() { shift=~m|q([1]?[0-9])|?"d".($1*2):""; }
  232. sub Dhi() { shift=~m|q([1]?[0-9])|?"d".($1*2+1):""; }
  233. my ($A0,$A1,$A2,$A3)=map("d$_",(0..3));
  234. my ($N0,$N1,$N2,$N3)=map("d$_",(4..7));
  235. my ($Z,$Temp)=("q4","q5");
  236. my ($A0xB,$A1xB,$A2xB,$A3xB,$A4xB,$A5xB,$A6xB,$A7xB)=map("q$_",(6..13));
  237. my ($Bi,$Ni,$M0)=map("d$_",(28..31));
  238. my $zero=&Dlo($Z);
  239. my $temp=&Dlo($Temp);
  240. my ($rptr,$aptr,$bptr,$nptr,$n0,$num)=map("r$_",(0..5));
  241. my ($tinptr,$toutptr,$inner,$outer)=map("r$_",(6..9));
  242. $code.=<<___;
  243. #if __ARM_MAX_ARCH__>=7
  244. .arch armv7-a
  245. .fpu neon
  246. .type bn_mul8x_mont_neon,%function
  247. .align 5
  248. bn_mul8x_mont_neon:
  249. mov ip,sp
  250. stmdb sp!,{r4-r11}
  251. vstmdb sp!,{d8-d15} @ ABI specification says so
  252. ldmia ip,{r4-r5} @ load rest of parameter block
  253. sub $toutptr,sp,#16
  254. vld1.32 {${Bi}[0]}, [$bptr,:32]!
  255. sub $toutptr,$toutptr,$num,lsl#4
  256. vld1.32 {$A0-$A3}, [$aptr]! @ can't specify :32 :-(
  257. and $toutptr,$toutptr,#-64
  258. vld1.32 {${M0}[0]}, [$n0,:32]
  259. mov sp,$toutptr @ alloca
  260. veor $zero,$zero,$zero
  261. subs $inner,$num,#8
  262. vzip.16 $Bi,$zero
  263. vmull.u32 $A0xB,$Bi,${A0}[0]
  264. vmull.u32 $A1xB,$Bi,${A0}[1]
  265. vmull.u32 $A2xB,$Bi,${A1}[0]
  266. vshl.i64 $temp,`&Dhi("$A0xB")`,#16
  267. vmull.u32 $A3xB,$Bi,${A1}[1]
  268. vadd.u64 $temp,$temp,`&Dlo("$A0xB")`
  269. veor $zero,$zero,$zero
  270. vmul.u32 $Ni,$temp,$M0
  271. vmull.u32 $A4xB,$Bi,${A2}[0]
  272. vld1.32 {$N0-$N3}, [$nptr]!
  273. vmull.u32 $A5xB,$Bi,${A2}[1]
  274. vmull.u32 $A6xB,$Bi,${A3}[0]
  275. vzip.16 $Ni,$zero
  276. vmull.u32 $A7xB,$Bi,${A3}[1]
  277. bne .LNEON_1st
  278. @ special case for num=8, everything is in register bank...
  279. vmlal.u32 $A0xB,$Ni,${N0}[0]
  280. sub $outer,$num,#1
  281. vmlal.u32 $A1xB,$Ni,${N0}[1]
  282. vmlal.u32 $A2xB,$Ni,${N1}[0]
  283. vmlal.u32 $A3xB,$Ni,${N1}[1]
  284. vmlal.u32 $A4xB,$Ni,${N2}[0]
  285. vmov $Temp,$A0xB
  286. vmlal.u32 $A5xB,$Ni,${N2}[1]
  287. vmov $A0xB,$A1xB
  288. vmlal.u32 $A6xB,$Ni,${N3}[0]
  289. vmov $A1xB,$A2xB
  290. vmlal.u32 $A7xB,$Ni,${N3}[1]
  291. vmov $A2xB,$A3xB
  292. vmov $A3xB,$A4xB
  293. vshr.u64 $temp,$temp,#16
  294. vmov $A4xB,$A5xB
  295. vmov $A5xB,$A6xB
  296. vadd.u64 $temp,$temp,`&Dhi("$Temp")`
  297. vmov $A6xB,$A7xB
  298. veor $A7xB,$A7xB
  299. vshr.u64 $temp,$temp,#16
  300. b .LNEON_outer8
  301. .align 4
  302. .LNEON_outer8:
  303. vld1.32 {${Bi}[0]}, [$bptr,:32]!
  304. veor $zero,$zero,$zero
  305. vzip.16 $Bi,$zero
  306. vadd.u64 `&Dlo("$A0xB")`,`&Dlo("$A0xB")`,$temp
  307. vmlal.u32 $A0xB,$Bi,${A0}[0]
  308. vmlal.u32 $A1xB,$Bi,${A0}[1]
  309. vmlal.u32 $A2xB,$Bi,${A1}[0]
  310. vshl.i64 $temp,`&Dhi("$A0xB")`,#16
  311. vmlal.u32 $A3xB,$Bi,${A1}[1]
  312. vadd.u64 $temp,$temp,`&Dlo("$A0xB")`
  313. veor $zero,$zero,$zero
  314. subs $outer,$outer,#1
  315. vmul.u32 $Ni,$temp,$M0
  316. vmlal.u32 $A4xB,$Bi,${A2}[0]
  317. vmlal.u32 $A5xB,$Bi,${A2}[1]
  318. vmlal.u32 $A6xB,$Bi,${A3}[0]
  319. vzip.16 $Ni,$zero
  320. vmlal.u32 $A7xB,$Bi,${A3}[1]
  321. vmlal.u32 $A0xB,$Ni,${N0}[0]
  322. vmlal.u32 $A1xB,$Ni,${N0}[1]
  323. vmlal.u32 $A2xB,$Ni,${N1}[0]
  324. vmlal.u32 $A3xB,$Ni,${N1}[1]
  325. vmlal.u32 $A4xB,$Ni,${N2}[0]
  326. vmov $Temp,$A0xB
  327. vmlal.u32 $A5xB,$Ni,${N2}[1]
  328. vmov $A0xB,$A1xB
  329. vmlal.u32 $A6xB,$Ni,${N3}[0]
  330. vmov $A1xB,$A2xB
  331. vmlal.u32 $A7xB,$Ni,${N3}[1]
  332. vmov $A2xB,$A3xB
  333. vmov $A3xB,$A4xB
  334. vshr.u64 $temp,$temp,#16
  335. vmov $A4xB,$A5xB
  336. vmov $A5xB,$A6xB
  337. vadd.u64 $temp,$temp,`&Dhi("$Temp")`
  338. vmov $A6xB,$A7xB
  339. veor $A7xB,$A7xB
  340. vshr.u64 $temp,$temp,#16
  341. bne .LNEON_outer8
  342. vadd.u64 `&Dlo("$A0xB")`,`&Dlo("$A0xB")`,$temp
  343. mov $toutptr,sp
  344. vshr.u64 $temp,`&Dlo("$A0xB")`,#16
  345. mov $inner,$num
  346. vadd.u64 `&Dhi("$A0xB")`,`&Dhi("$A0xB")`,$temp
  347. add $tinptr,sp,#16
  348. vshr.u64 $temp,`&Dhi("$A0xB")`,#16
  349. vzip.16 `&Dlo("$A0xB")`,`&Dhi("$A0xB")`
  350. b .LNEON_tail2
  351. .align 4
  352. .LNEON_1st:
  353. vmlal.u32 $A0xB,$Ni,${N0}[0]
  354. vld1.32 {$A0-$A3}, [$aptr]!
  355. vmlal.u32 $A1xB,$Ni,${N0}[1]
  356. subs $inner,$inner,#8
  357. vmlal.u32 $A2xB,$Ni,${N1}[0]
  358. vmlal.u32 $A3xB,$Ni,${N1}[1]
  359. vmlal.u32 $A4xB,$Ni,${N2}[0]
  360. vld1.32 {$N0-$N1}, [$nptr]!
  361. vmlal.u32 $A5xB,$Ni,${N2}[1]
  362. vst1.64 {$A0xB-$A1xB}, [$toutptr,:256]!
  363. vmlal.u32 $A6xB,$Ni,${N3}[0]
  364. vmlal.u32 $A7xB,$Ni,${N3}[1]
  365. vst1.64 {$A2xB-$A3xB}, [$toutptr,:256]!
  366. vmull.u32 $A0xB,$Bi,${A0}[0]
  367. vld1.32 {$N2-$N3}, [$nptr]!
  368. vmull.u32 $A1xB,$Bi,${A0}[1]
  369. vst1.64 {$A4xB-$A5xB}, [$toutptr,:256]!
  370. vmull.u32 $A2xB,$Bi,${A1}[0]
  371. vmull.u32 $A3xB,$Bi,${A1}[1]
  372. vst1.64 {$A6xB-$A7xB}, [$toutptr,:256]!
  373. vmull.u32 $A4xB,$Bi,${A2}[0]
  374. vmull.u32 $A5xB,$Bi,${A2}[1]
  375. vmull.u32 $A6xB,$Bi,${A3}[0]
  376. vmull.u32 $A7xB,$Bi,${A3}[1]
  377. bne .LNEON_1st
  378. vmlal.u32 $A0xB,$Ni,${N0}[0]
  379. add $tinptr,sp,#16
  380. vmlal.u32 $A1xB,$Ni,${N0}[1]
  381. sub $aptr,$aptr,$num,lsl#2 @ rewind $aptr
  382. vmlal.u32 $A2xB,$Ni,${N1}[0]
  383. vld1.64 {$Temp}, [sp,:128]
  384. vmlal.u32 $A3xB,$Ni,${N1}[1]
  385. sub $outer,$num,#1
  386. vmlal.u32 $A4xB,$Ni,${N2}[0]
  387. vst1.64 {$A0xB-$A1xB}, [$toutptr,:256]!
  388. vmlal.u32 $A5xB,$Ni,${N2}[1]
  389. vshr.u64 $temp,$temp,#16
  390. vld1.64 {$A0xB}, [$tinptr, :128]!
  391. vmlal.u32 $A6xB,$Ni,${N3}[0]
  392. vst1.64 {$A2xB-$A3xB}, [$toutptr,:256]!
  393. vmlal.u32 $A7xB,$Ni,${N3}[1]
  394. vst1.64 {$A4xB-$A5xB}, [$toutptr,:256]!
  395. vadd.u64 $temp,$temp,`&Dhi("$Temp")`
  396. veor $Z,$Z,$Z
  397. vst1.64 {$A6xB-$A7xB}, [$toutptr,:256]!
  398. vld1.64 {$A1xB-$A2xB}, [$tinptr, :256]!
  399. vst1.64 {$Z}, [$toutptr,:128]
  400. vshr.u64 $temp,$temp,#16
  401. b .LNEON_outer
  402. .align 4
  403. .LNEON_outer:
  404. vld1.32 {${Bi}[0]}, [$bptr,:32]!
  405. sub $nptr,$nptr,$num,lsl#2 @ rewind $nptr
  406. vld1.32 {$A0-$A3}, [$aptr]!
  407. veor $zero,$zero,$zero
  408. mov $toutptr,sp
  409. vzip.16 $Bi,$zero
  410. sub $inner,$num,#8
  411. vadd.u64 `&Dlo("$A0xB")`,`&Dlo("$A0xB")`,$temp
  412. vmlal.u32 $A0xB,$Bi,${A0}[0]
  413. vld1.64 {$A3xB-$A4xB},[$tinptr,:256]!
  414. vmlal.u32 $A1xB,$Bi,${A0}[1]
  415. vmlal.u32 $A2xB,$Bi,${A1}[0]
  416. vld1.64 {$A5xB-$A6xB},[$tinptr,:256]!
  417. vmlal.u32 $A3xB,$Bi,${A1}[1]
  418. vshl.i64 $temp,`&Dhi("$A0xB")`,#16
  419. veor $zero,$zero,$zero
  420. vadd.u64 $temp,$temp,`&Dlo("$A0xB")`
  421. vld1.64 {$A7xB},[$tinptr,:128]!
  422. vmul.u32 $Ni,$temp,$M0
  423. vmlal.u32 $A4xB,$Bi,${A2}[0]
  424. vld1.32 {$N0-$N3}, [$nptr]!
  425. vmlal.u32 $A5xB,$Bi,${A2}[1]
  426. vmlal.u32 $A6xB,$Bi,${A3}[0]
  427. vzip.16 $Ni,$zero
  428. vmlal.u32 $A7xB,$Bi,${A3}[1]
  429. .LNEON_inner:
  430. vmlal.u32 $A0xB,$Ni,${N0}[0]
  431. vld1.32 {$A0-$A3}, [$aptr]!
  432. vmlal.u32 $A1xB,$Ni,${N0}[1]
  433. subs $inner,$inner,#8
  434. vmlal.u32 $A2xB,$Ni,${N1}[0]
  435. vmlal.u32 $A3xB,$Ni,${N1}[1]
  436. vst1.64 {$A0xB-$A1xB}, [$toutptr,:256]!
  437. vmlal.u32 $A4xB,$Ni,${N2}[0]
  438. vld1.64 {$A0xB}, [$tinptr, :128]!
  439. vmlal.u32 $A5xB,$Ni,${N2}[1]
  440. vst1.64 {$A2xB-$A3xB}, [$toutptr,:256]!
  441. vmlal.u32 $A6xB,$Ni,${N3}[0]
  442. vld1.64 {$A1xB-$A2xB}, [$tinptr, :256]!
  443. vmlal.u32 $A7xB,$Ni,${N3}[1]
  444. vst1.64 {$A4xB-$A5xB}, [$toutptr,:256]!
  445. vmlal.u32 $A0xB,$Bi,${A0}[0]
  446. vld1.64 {$A3xB-$A4xB}, [$tinptr, :256]!
  447. vmlal.u32 $A1xB,$Bi,${A0}[1]
  448. vst1.64 {$A6xB-$A7xB}, [$toutptr,:256]!
  449. vmlal.u32 $A2xB,$Bi,${A1}[0]
  450. vld1.64 {$A5xB-$A6xB}, [$tinptr, :256]!
  451. vmlal.u32 $A3xB,$Bi,${A1}[1]
  452. vld1.32 {$N0-$N3}, [$nptr]!
  453. vmlal.u32 $A4xB,$Bi,${A2}[0]
  454. vld1.64 {$A7xB}, [$tinptr, :128]!
  455. vmlal.u32 $A5xB,$Bi,${A2}[1]
  456. vmlal.u32 $A6xB,$Bi,${A3}[0]
  457. vmlal.u32 $A7xB,$Bi,${A3}[1]
  458. bne .LNEON_inner
  459. vmlal.u32 $A0xB,$Ni,${N0}[0]
  460. add $tinptr,sp,#16
  461. vmlal.u32 $A1xB,$Ni,${N0}[1]
  462. sub $aptr,$aptr,$num,lsl#2 @ rewind $aptr
  463. vmlal.u32 $A2xB,$Ni,${N1}[0]
  464. vld1.64 {$Temp}, [sp,:128]
  465. vmlal.u32 $A3xB,$Ni,${N1}[1]
  466. subs $outer,$outer,#1
  467. vmlal.u32 $A4xB,$Ni,${N2}[0]
  468. vst1.64 {$A0xB-$A1xB}, [$toutptr,:256]!
  469. vmlal.u32 $A5xB,$Ni,${N2}[1]
  470. vld1.64 {$A0xB}, [$tinptr, :128]!
  471. vshr.u64 $temp,$temp,#16
  472. vst1.64 {$A2xB-$A3xB}, [$toutptr,:256]!
  473. vmlal.u32 $A6xB,$Ni,${N3}[0]
  474. vld1.64 {$A1xB-$A2xB}, [$tinptr, :256]!
  475. vmlal.u32 $A7xB,$Ni,${N3}[1]
  476. vst1.64 {$A4xB-$A5xB}, [$toutptr,:256]!
  477. vadd.u64 $temp,$temp,`&Dhi("$Temp")`
  478. vst1.64 {$A6xB-$A7xB}, [$toutptr,:256]!
  479. vshr.u64 $temp,$temp,#16
  480. bne .LNEON_outer
  481. mov $toutptr,sp
  482. mov $inner,$num
  483. .LNEON_tail:
  484. vadd.u64 `&Dlo("$A0xB")`,`&Dlo("$A0xB")`,$temp
  485. vld1.64 {$A3xB-$A4xB}, [$tinptr, :256]!
  486. vshr.u64 $temp,`&Dlo("$A0xB")`,#16
  487. vadd.u64 `&Dhi("$A0xB")`,`&Dhi("$A0xB")`,$temp
  488. vld1.64 {$A5xB-$A6xB}, [$tinptr, :256]!
  489. vshr.u64 $temp,`&Dhi("$A0xB")`,#16
  490. vld1.64 {$A7xB}, [$tinptr, :128]!
  491. vzip.16 `&Dlo("$A0xB")`,`&Dhi("$A0xB")`
  492. .LNEON_tail2:
  493. vadd.u64 `&Dlo("$A1xB")`,`&Dlo("$A1xB")`,$temp
  494. vst1.32 {`&Dlo("$A0xB")`[0]}, [$toutptr, :32]!
  495. vshr.u64 $temp,`&Dlo("$A1xB")`,#16
  496. vadd.u64 `&Dhi("$A1xB")`,`&Dhi("$A1xB")`,$temp
  497. vshr.u64 $temp,`&Dhi("$A1xB")`,#16
  498. vzip.16 `&Dlo("$A1xB")`,`&Dhi("$A1xB")`
  499. vadd.u64 `&Dlo("$A2xB")`,`&Dlo("$A2xB")`,$temp
  500. vst1.32 {`&Dlo("$A1xB")`[0]}, [$toutptr, :32]!
  501. vshr.u64 $temp,`&Dlo("$A2xB")`,#16
  502. vadd.u64 `&Dhi("$A2xB")`,`&Dhi("$A2xB")`,$temp
  503. vshr.u64 $temp,`&Dhi("$A2xB")`,#16
  504. vzip.16 `&Dlo("$A2xB")`,`&Dhi("$A2xB")`
  505. vadd.u64 `&Dlo("$A3xB")`,`&Dlo("$A3xB")`,$temp
  506. vst1.32 {`&Dlo("$A2xB")`[0]}, [$toutptr, :32]!
  507. vshr.u64 $temp,`&Dlo("$A3xB")`,#16
  508. vadd.u64 `&Dhi("$A3xB")`,`&Dhi("$A3xB")`,$temp
  509. vshr.u64 $temp,`&Dhi("$A3xB")`,#16
  510. vzip.16 `&Dlo("$A3xB")`,`&Dhi("$A3xB")`
  511. vadd.u64 `&Dlo("$A4xB")`,`&Dlo("$A4xB")`,$temp
  512. vst1.32 {`&Dlo("$A3xB")`[0]}, [$toutptr, :32]!
  513. vshr.u64 $temp,`&Dlo("$A4xB")`,#16
  514. vadd.u64 `&Dhi("$A4xB")`,`&Dhi("$A4xB")`,$temp
  515. vshr.u64 $temp,`&Dhi("$A4xB")`,#16
  516. vzip.16 `&Dlo("$A4xB")`,`&Dhi("$A4xB")`
  517. vadd.u64 `&Dlo("$A5xB")`,`&Dlo("$A5xB")`,$temp
  518. vst1.32 {`&Dlo("$A4xB")`[0]}, [$toutptr, :32]!
  519. vshr.u64 $temp,`&Dlo("$A5xB")`,#16
  520. vadd.u64 `&Dhi("$A5xB")`,`&Dhi("$A5xB")`,$temp
  521. vshr.u64 $temp,`&Dhi("$A5xB")`,#16
  522. vzip.16 `&Dlo("$A5xB")`,`&Dhi("$A5xB")`
  523. vadd.u64 `&Dlo("$A6xB")`,`&Dlo("$A6xB")`,$temp
  524. vst1.32 {`&Dlo("$A5xB")`[0]}, [$toutptr, :32]!
  525. vshr.u64 $temp,`&Dlo("$A6xB")`,#16
  526. vadd.u64 `&Dhi("$A6xB")`,`&Dhi("$A6xB")`,$temp
  527. vld1.64 {$A0xB}, [$tinptr, :128]!
  528. vshr.u64 $temp,`&Dhi("$A6xB")`,#16
  529. vzip.16 `&Dlo("$A6xB")`,`&Dhi("$A6xB")`
  530. vadd.u64 `&Dlo("$A7xB")`,`&Dlo("$A7xB")`,$temp
  531. vst1.32 {`&Dlo("$A6xB")`[0]}, [$toutptr, :32]!
  532. vshr.u64 $temp,`&Dlo("$A7xB")`,#16
  533. vadd.u64 `&Dhi("$A7xB")`,`&Dhi("$A7xB")`,$temp
  534. vld1.64 {$A1xB-$A2xB}, [$tinptr, :256]!
  535. vshr.u64 $temp,`&Dhi("$A7xB")`,#16
  536. vzip.16 `&Dlo("$A7xB")`,`&Dhi("$A7xB")`
  537. subs $inner,$inner,#8
  538. vst1.32 {`&Dlo("$A7xB")`[0]}, [$toutptr, :32]!
  539. bne .LNEON_tail
  540. vst1.32 {${temp}[0]}, [$toutptr, :32] @ top-most bit
  541. sub $nptr,$nptr,$num,lsl#2 @ rewind $nptr
  542. subs $aptr,sp,#0 @ clear carry flag
  543. add $bptr,sp,$num,lsl#2
  544. .LNEON_sub:
  545. ldmia $aptr!, {r4-r7}
  546. ldmia $nptr!, {r8-r11}
  547. sbcs r8, r4,r8
  548. sbcs r9, r5,r9
  549. sbcs r10,r6,r10
  550. sbcs r11,r7,r11
  551. teq $aptr,$bptr @ preserves carry
  552. stmia $rptr!, {r8-r11}
  553. bne .LNEON_sub
  554. ldr r10, [$aptr] @ load top-most bit
  555. veor q0,q0,q0
  556. sub r11,$bptr,sp @ this is num*4
  557. veor q1,q1,q1
  558. mov $aptr,sp
  559. sub $rptr,$rptr,r11 @ rewind $rptr
  560. mov $nptr,$bptr @ second 3/4th of frame
  561. sbcs r10,r10,#0 @ result is carry flag
  562. .LNEON_copy_n_zap:
  563. ldmia $aptr!, {r4-r7}
  564. ldmia $rptr, {r8-r11}
  565. movcc r8, r4
  566. vst1.64 {q0-q1}, [$nptr,:256]! @ wipe
  567. movcc r9, r5
  568. movcc r10,r6
  569. vst1.64 {q0-q1}, [$nptr,:256]! @ wipe
  570. movcc r11,r7
  571. ldmia $aptr, {r4-r7}
  572. stmia $rptr!, {r8-r11}
  573. sub $aptr,$aptr,#16
  574. ldmia $rptr, {r8-r11}
  575. movcc r8, r4
  576. vst1.64 {q0-q1}, [$aptr,:256]! @ wipe
  577. movcc r9, r5
  578. movcc r10,r6
  579. vst1.64 {q0-q1}, [$nptr,:256]! @ wipe
  580. movcc r11,r7
  581. teq $aptr,$bptr @ preserves carry
  582. stmia $rptr!, {r8-r11}
  583. bne .LNEON_copy_n_zap
  584. sub sp,ip,#96
  585. vldmia sp!,{d8-d15}
  586. ldmia sp!,{r4-r11}
  587. ret @ bx lr
  588. .size bn_mul8x_mont_neon,.-bn_mul8x_mont_neon
  589. #endif
  590. ___
  591. }
  592. $code.=<<___;
  593. .asciz "Montgomery multiplication for ARMv4/NEON, CRYPTOGAMS by <appro\@openssl.org>"
  594. .align 2
  595. #if __ARM_MAX_ARCH__>=7
  596. .comm OPENSSL_armcap_P,4,4
  597. .hidden OPENSSL_armcap_P
  598. #endif
  599. ___
  600. $code =~ s/\`([^\`]*)\`/eval $1/gem;
  601. $code =~ s/\bbx\s+lr\b/.word\t0xe12fff1e/gm; # make it possible to compile with -march=armv4
  602. $code =~ s/\bret\b/bx lr/gm;
  603. print $code;
  604. close STDOUT;