您最多选择25个主题 主题必须以字母或数字开头,可以包含连字符 (-),并且长度不得超过35个字符
 
 
 
 
 
 

313 行
7.8 KiB

  1. !!omap
  2. - CREG_CREG0:
  3. fields: !!omap
  4. - EN1KHZ:
  5. access: rw
  6. description: Enable 1 kHz output
  7. lsb: 0
  8. reset_value: '0'
  9. width: 1
  10. - EN32KHZ:
  11. access: rw
  12. description: Enable 32 kHz output
  13. lsb: 1
  14. reset_value: '0'
  15. width: 1
  16. - RESET32KHZ:
  17. access: rw
  18. description: 32 kHz oscillator reset
  19. lsb: 2
  20. reset_value: '1'
  21. width: 1
  22. - PD32KHZ:
  23. access: rw
  24. description: 32 kHz power control
  25. lsb: 3
  26. reset_value: '1'
  27. width: 1
  28. - USB0PHY:
  29. access: rw
  30. description: USB0 PHY power control
  31. lsb: 5
  32. reset_value: '1'
  33. width: 1
  34. - ALARMCTRL:
  35. access: rw
  36. description: RTC_ALARM pin output control
  37. lsb: 6
  38. reset_value: '0'
  39. width: 2
  40. - BODLVL1:
  41. access: rw
  42. description: BOD trip level to generate an interrupt
  43. lsb: 8
  44. reset_value: '0x3'
  45. width: 2
  46. - BODLVL2:
  47. access: rw
  48. description: BOD trip level to generate a reset
  49. lsb: 10
  50. reset_value: '0x3'
  51. width: 2
  52. - SAMPLECTRL:
  53. access: rw
  54. description: SAMPLE pin input/output control
  55. lsb: 12
  56. reset_value: '0'
  57. width: 2
  58. - WAKEUP0CTRL:
  59. access: rw
  60. description: WAKEUP0 pin input/output control
  61. lsb: 14
  62. reset_value: '0'
  63. width: 2
  64. - WAKEUP1CTRL:
  65. access: rw
  66. description: WAKEUP1 pin input/output control
  67. lsb: 16
  68. reset_value: '0'
  69. width: 2
  70. - CREG_M4MEMMAP:
  71. fields: !!omap
  72. - M4MAP:
  73. access: rw
  74. description: Shadow address when accessing memory at address 0x00000000
  75. lsb: 12
  76. reset_value: '0x10400000'
  77. width: 20
  78. - CREG_CREG5:
  79. fields: !!omap
  80. - M4TAPSEL:
  81. access: rw
  82. description: JTAG debug select for M4 core
  83. lsb: 6
  84. reset_value: '1'
  85. width: 1
  86. - M0APPTAPSEL:
  87. access: rw
  88. description: JTAG debug select for M0 co-processor
  89. lsb: 9
  90. reset_value: '1'
  91. width: 1
  92. - CREG_DMAMUX:
  93. fields: !!omap
  94. - DMAMUXPER0:
  95. access: rw
  96. description: Select DMA to peripheral connection for DMA peripheral 0
  97. lsb: 0
  98. reset_value: '0'
  99. width: 2
  100. - DMAMUXPER1:
  101. access: rw
  102. description: Select DMA to peripheral connection for DMA peripheral 1
  103. lsb: 2
  104. reset_value: '0'
  105. width: 2
  106. - DMAMUXPER2:
  107. access: rw
  108. description: Select DMA to peripheral connection for DMA peripheral 2
  109. lsb: 4
  110. reset_value: '0'
  111. width: 2
  112. - DMAMUXPER3:
  113. access: rw
  114. description: Select DMA to peripheral connection for DMA peripheral 3
  115. lsb: 6
  116. reset_value: '0'
  117. width: 2
  118. - DMAMUXPER4:
  119. access: rw
  120. description: Select DMA to peripheral connection for DMA peripheral 4
  121. lsb: 8
  122. reset_value: '0'
  123. width: 2
  124. - DMAMUXPER5:
  125. access: rw
  126. description: Select DMA to peripheral connection for DMA peripheral 5
  127. lsb: 10
  128. reset_value: '0'
  129. width: 2
  130. - DMAMUXPER6:
  131. access: rw
  132. description: Select DMA to peripheral connection for DMA peripheral 6
  133. lsb: 12
  134. reset_value: '0'
  135. width: 2
  136. - DMAMUXPER7:
  137. access: rw
  138. description: Select DMA to peripheral connection for DMA peripheral 7
  139. lsb: 14
  140. reset_value: '0'
  141. width: 2
  142. - DMAMUXPER8:
  143. access: rw
  144. description: Select DMA to peripheral connection for DMA peripheral 8
  145. lsb: 16
  146. reset_value: '0'
  147. width: 2
  148. - DMAMUXPER9:
  149. access: rw
  150. description: Select DMA to peripheral connection for DMA peripheral 9
  151. lsb: 18
  152. reset_value: '0'
  153. width: 2
  154. - DMAMUXPER10:
  155. access: rw
  156. description: Select DMA to peripheral connection for DMA peripheral 10
  157. lsb: 20
  158. reset_value: '0'
  159. width: 2
  160. - DMAMUXPER11:
  161. access: rw
  162. description: Select DMA to peripheral connection for DMA peripheral 11
  163. lsb: 22
  164. reset_value: '0'
  165. width: 2
  166. - DMAMUXPER12:
  167. access: rw
  168. description: Select DMA to peripheral connection for DMA peripheral 12
  169. lsb: 24
  170. reset_value: '0'
  171. width: 2
  172. - DMAMUXPER13:
  173. access: rw
  174. description: Select DMA to peripheral connection for DMA peripheral 13
  175. lsb: 26
  176. reset_value: '0'
  177. width: 2
  178. - DMAMUXPER14:
  179. access: rw
  180. description: Select DMA to peripheral connection for DMA peripheral 14
  181. lsb: 28
  182. reset_value: '0'
  183. width: 2
  184. - DMAMUXPER15:
  185. access: rw
  186. description: Select DMA to peripheral connection for DMA peripheral 15
  187. lsb: 30
  188. reset_value: '0'
  189. width: 2
  190. - CREG_FLASHCFGA:
  191. fields: !!omap
  192. - FLASHTIM:
  193. access: rw
  194. description: Flash access time. The value of this field plus 1 gives the number
  195. of BASE_M4_CLK clocks used for a flash access
  196. lsb: 12
  197. reset_value: ''
  198. width: 4
  199. - POW:
  200. access: rw
  201. description: Flash bank A power control
  202. lsb: 31
  203. reset_value: '1'
  204. width: 1
  205. - CREG_FLASHCFGB:
  206. fields: !!omap
  207. - FLASHTIM:
  208. access: rw
  209. description: Flash access time. The value of this field plus 1 gives the number
  210. of BASE_M4_CLK clocks used for a flash access
  211. lsb: 12
  212. reset_value: ''
  213. width: 4
  214. - POW:
  215. access: rw
  216. description: Flash bank B power control
  217. lsb: 31
  218. reset_value: '1'
  219. width: 1
  220. - CREG_ETBCFG:
  221. fields: !!omap
  222. - ETB:
  223. access: rw
  224. description: Select SRAM interface
  225. lsb: 0
  226. reset_value: '1'
  227. width: 1
  228. - CREG_CREG6:
  229. fields: !!omap
  230. - ETHMODE:
  231. access: rw
  232. description: Selects the Ethernet mode. Reset the ethernet after changing
  233. the PHY interface
  234. lsb: 0
  235. reset_value: ''
  236. width: 3
  237. - CTOUTCTRL:
  238. access: rw
  239. description: Selects the functionality of the SCT outputs
  240. lsb: 4
  241. reset_value: '0'
  242. width: 1
  243. - I2S0_TX_SCK_IN_SEL:
  244. access: rw
  245. description: I2S0_TX_SCK input select
  246. lsb: 12
  247. reset_value: '0'
  248. width: 1
  249. - I2S0_RX_SCK_IN_SEL:
  250. access: rw
  251. description: I2S0_RX_SCK input select
  252. lsb: 13
  253. reset_value: '0'
  254. width: 1
  255. - I2S1_TX_SCK_IN_SEL:
  256. access: rw
  257. description: I2S1_TX_SCK input select
  258. lsb: 14
  259. reset_value: '0'
  260. width: 1
  261. - I2S1_RX_SCK_IN_SEL:
  262. access: rw
  263. description: I2S1_RX_SCK input select
  264. lsb: 15
  265. reset_value: '0'
  266. width: 1
  267. - EMC_CLK_SEL:
  268. access: rw
  269. description: EMC_CLK divided clock select
  270. lsb: 16
  271. reset_value: '0'
  272. width: 1
  273. - CREG_M4TXEVENT:
  274. fields: !!omap
  275. - TXEVCLR:
  276. access: rw
  277. description: Cortex-M4 TXEV event
  278. lsb: 0
  279. reset_value: '0'
  280. width: 1
  281. - CREG_M0TXEVENT:
  282. fields: !!omap
  283. - TXEVCLR:
  284. access: rw
  285. description: Cortex-M0 TXEV event
  286. lsb: 0
  287. reset_value: '0'
  288. width: 1
  289. - CREG_M0APPMEMMAP:
  290. fields: !!omap
  291. - M0APPMAP:
  292. access: rw
  293. description: Shadow address when accessing memory at address 0x00000000
  294. lsb: 12
  295. reset_value: '0x20000000'
  296. width: 20
  297. - CREG_USB0FLADJ:
  298. fields: !!omap
  299. - FLTV:
  300. access: rw
  301. description: Frame length timing value
  302. lsb: 0
  303. reset_value: '0x20'
  304. width: 6
  305. - CREG_USB1FLADJ:
  306. fields: !!omap
  307. - FLTV:
  308. access: rw
  309. description: Frame length timing value
  310. lsb: 0
  311. reset_value: '0x20'
  312. width: 6